A symmetrical, arbitrary factor frequency divider: An example of non-pulse-mode sequential circuits

Producción científica: Capítulo del libro/informe/acta de congresoContribución a la conferenciarevisión exhaustiva

Resumen

The work here presented is based on the experience of teaching digital circuits at both, undergraduate and graduate levels, at the National Polytechnic Institute, Campus Culhuacan in Mexico City. We describe the design of a circuit used to divide the frequency of an square signal by an arbitrary factor n, but with the additional restriction that the resulting signal must be symmetrical. When the factor is a power of two the solution is almost trivial, but for odd or non power of two factors (3, 5, 6, 7, 11, 18, etc.) the problem must be solved using non-pulse-mode circuits. Based on a previous work [2], we present a general circuit that was implemented and tested without problems in an FPGA, using available free University Program tools.

Idioma originalInglés
Título de la publicación alojadaWMSCI 2005 - The 9th World Multi-Conference on Systemics, Cybernetics and Informatics, Proceedings
Páginas1-4
Número de páginas4
EstadoPublicada - 2005
Evento9th World Multi-Conference on Systemics, Cybernetics and Informatics, WMSCI 2005 - Orlando, FL, Estados Unidos
Duración: 10 jul. 200513 jul. 2005

Serie de la publicación

NombreWMSCI 2005 - The 9th World Multi-Conference on Systemics, Cybernetics and Informatics, Proceedings
Volumen3

Conferencia

Conferencia9th World Multi-Conference on Systemics, Cybernetics and Informatics, WMSCI 2005
País/TerritorioEstados Unidos
CiudadOrlando, FL
Período10/07/0513/07/05

Huella

Profundice en los temas de investigación de 'A symmetrical, arbitrary factor frequency divider: An example of non-pulse-mode sequential circuits'. En conjunto forman una huella única.

Citar esto