FPGA realization of a chaotic communication system applied to image processing

E. Tlelo-Cuautle, V. H. Carbajal-Gomez, P. J. Obeso-Rodelo, J. J. Rangel-Magdaleno, J. C. Núñez-Pérez

Research output: Contribution to journalArticlepeer-review

119 Scopus citations

Abstract

The hardware realization of a chaotic communication system from the description of continuous-time multi-scroll chaotic oscillators is introduced herein by using field-programmable gate arrays (FPGA). That way, two multi-scroll chaotic oscillators generating 2 and 6 scrolls are synchronized by applying Hamiltonian forms and observer approach. The synchronized master-slave topology is used to implement a secure communication system by adding chaos to an image at the transmission stage and by subtracting chaos at the recover stage. The FPGA realization begins by applying numerical methods to solve the system of equations describing the whole chaotic communication system. Further, the replacement of multipliers by single constant multiplication blocks reduces the use of hardware resources and accelerates the processing time as well. Using chaotic oscillators with 2 and 6 scrolls, three kinds of images are processed: one in black and white and two in gray tones. Finally, the experimental results confirm the appropriateness on realizing chaotic communication systems for image processing by using FPGAs.

Original languageEnglish
Pages (from-to)1879-1892
Number of pages14
JournalNonlinear Dynamics
Volume82
Issue number4
DOIs
StatePublished - 1 Dec 2015

Keywords

  • Computer arithmetic
  • FPGA
  • Hamiltonian forms
  • Multi-scroll chaotic oscillator
  • Numerical methods
  • Single constant multiplication block
  • Synchronization

Fingerprint

Dive into the research topics of 'FPGA realization of a chaotic communication system applied to image processing'. Together they form a unique fingerprint.

Cite this