A novel hardware implementation of the compact Genetic Algorithm

Marco A. Moreno-Armendáriz, Nareli Cruz-Cortés, Alejandro León-Javier

Research output: Chapter in Book/Report/Conference proceedingConference contributionpeer-review

4 Scopus citations

Abstract

In this paper we show a novel and efficient design of a compact Genetic Algorithm (cGA) in Hardware. This design presents the following features: modularity, concurrency, minimal resource consumption, real time execution, and high scalability properties. According to the obtained results, we show that it is viable to have this search algorithm in Hardware to be used in real time applications.

Original languageEnglish
Title of host publicationProceedings - 2010 International Conference on Reconfigurable Computing and FPGAs, ReConFig 2010
Pages156-161
Number of pages6
DOIs
StatePublished - 2010
Event2010 International Conference on Reconfigurable Computing and FPGAs, ReConFig 2010 - Cancun, Mexico
Duration: 13 Dec 201015 Dec 2010

Publication series

NameProceedings - 2010 International Conference on Reconfigurable Computing and FPGAs, ReConFig 2010

Conference

Conference2010 International Conference on Reconfigurable Computing and FPGAs, ReConFig 2010
Country/TerritoryMexico
CityCancun
Period13/12/1015/12/10

Keywords

  • Compact Genetic Algorithm
  • FPGA design

Fingerprint

Dive into the research topics of 'A novel hardware implementation of the compact Genetic Algorithm'. Together they form a unique fingerprint.

Cite this