Efficient CIC-based architecture with improved aliasing rejection and reduced computational complexity

D. E.T. Romero

Research output: Contribution to journalArticlepeer-review

6 Scopus citations

Abstract

A useful cascaded integrator comb (CIC)-based architecture is presented that improves the worst-case alias rejection of the CIC filter and simultaneously reduces the computational load of its integration section. Since regularity and simplicity are acceptably preserved, the proposed design outperforms other recent CIC-based architectures from literature where these two desirable characteristics are severely affected.

Original languageEnglish
Pages (from-to)1294-1295
Number of pages2
JournalElectronics Letters
Volume52
Issue number15
DOIs
StatePublished - 21 Jul 2016
Externally publishedYes

Fingerprint

Dive into the research topics of 'Efficient CIC-based architecture with improved aliasing rejection and reduced computational complexity'. Together they form a unique fingerprint.

Cite this