Synthesis of video processing with open-source hardware descriptor languages

Producción científica: Capítulo del libro/informe/acta de congresoContribución a la conferenciarevisión exhaustiva

2 Citas (Scopus)

Resumen

Technology development has allowed each day we have devices that can contain all the functionality of a Digital System on a single chip (SoC) and they have a very high scale of integration (VLSI) hundreds of millions of gates at very low costs. As well as the design, verification and synthesis tools offered by the development factories those make these SoC and FPGA components. This companies offer Integrated Development Environments with software tools to perform from the specification of the Design to its synthesis in C.I. and its verification in industry standard languages as Verilog and VHDL. This paper shows the advantages in design, verification, synthesis and testing that can be obtained by using HDL languages such as CHISEL, MyHDL for the processing of video processing in Real-Times and demonstrate its main advantages in both learning time and costs.

Idioma originalInglés
Título de la publicación alojadaApplications of Digital Image Processing XLIII
EditoresAndrew G. Tescher, Touradj Ebrahimi
EditorialSPIE
ISBN (versión digital)9781510638266
DOI
EstadoPublicada - 2020
EventoApplications of Digital Image Processing XLIII 2020 - Virtual, Online, Estados Unidos
Duración: 24 ago. 20204 sep. 2020

Serie de la publicación

NombreProceedings of SPIE - The International Society for Optical Engineering
Volumen11510
ISSN (versión impresa)0277-786X
ISSN (versión digital)1996-756X

Conferencia

ConferenciaApplications of Digital Image Processing XLIII 2020
País/TerritorioEstados Unidos
CiudadVirtual, Online
Período24/08/204/09/20

Huella

Profundice en los temas de investigación de 'Synthesis of video processing with open-source hardware descriptor languages'. En conjunto forman una huella única.

Citar esto